

# ST7570

# S-FSK power line networking system-on-chip

#### **Features**

- Fully integrated narrow-band power line networking system-on-chip
- High performing PHY processor with embedded turn-key firmware for spread frequency shift keying (S-FSK) modulation:
  - Programmable bit rate up to 2.4 Kbps (@ 50 Hz)
  - 1 Hz step programmable carriers up to 148.5 kHz
  - Signal to noise ratio estimation
  - Received signal strength indication
- Protocol engine embedding:
  - IEC61334-5-1 PHY and MAC layers
  - Alarm management
- On chip peripherals:
  - Host controller UART interface
- Fully integrated analog front end:
  - ADC and DAC
  - PGA with automatic gain control for high receiving sensitivity
  - High linearity modulated signal generation
- Fully integrated single-ended power amplifier for line driving
  - Up to 1 A rms, 14 V p-p output
  - Configurable Active filtering topology
  - Very high linearity
  - Embedded temperature sensor
  - Current control feature
- 8 to 18 V power amplifier supply
- 3.3 V or 5 V digital I/O supply
- Integrated 5 V and 1.8 V linear regulators for AFE and digital core supply
- Mains zero crossing synchronization
- Suitable for EN50065 and FCC part 15 compliant applications
- VFQFPN48 package with exposed pad
- -40 °C to +85 °C temperature range



VFQFPN 7x7x1.0 48L (pitch 0.50)

#### **Applications**

- Smart metering applications
- Street lighting control
- Command and control networking

### **Description**

The ST7570 is a powerful power line networking system-on-chip. It combines a high-performance PHY processor core and a protocol controller core with a fully integrated analog front end (AFE) and line driver.

The ST7570 features allow the most costeffective, single-chip power line communication solution based on IEC61334-5-1 S-FSK standard.

Table 1. Device summary

| Order codes | Package  | Packaging     |
|-------------|----------|---------------|
| ST7570      | VFQFPN48 | Tube          |
| ST7570TR    | VEQEEN40 | Tape and reel |

Contents ST7570

# **Contents**

| 1    | Devi  | ce overview                                | 3       |
|------|-------|--------------------------------------------|---------|
| 2    | Pin o | connection                                 | 4       |
|      | 2.1   | Pin description                            | 5       |
| 3    | Max   | imum ratings                               | 7       |
|      | 3.1   | Absolute maximum ratings                   | 7       |
|      | 3.2   | Thermal data                               | 7       |
| 4    | Elec  | trical characteristics                     | 8       |
| 5    | Anal  | og front end (AFE)                         | 14      |
|      | 5.1   | Reception path                             | 14      |
|      | 5.2   | Transmission path                          | 14      |
|      | 5.3   | Power amplifier                            | 15      |
|      | 5.4   | Current and voltage control                | 16      |
|      | 5.5   | Thermal shutdown and temperature control   | 17      |
|      | 5.6   | Zero-crossing PLL and delay compensation   | 17      |
| 6    | Pow   | er management                              | 18      |
| 7    | Cloc  | k management                               | 19      |
| 8    | Fund  | ctional overview                           | 19      |
|      | 8.1   | References                                 | 20      |
| 9    | Phys  | sical layer                                | 21      |
|      | 9.1   | S-FSK principles                           | 21      |
|      | 9.2   | Bit timing                                 | 22      |
|      | 9.3   | Frame structure at physical level          | 23      |
|      | 9.4   | Frame timing and time-slot synchronization | 23      |
| 10   | Pack  | kage mechanical data                       | 24      |
| 11   | Revi  | sion history                               | 26      |
| 2/27 |       | Doc ID 17526 Rev 1                         | <b></b> |

ST7570 Device overview

#### 1 Device overview

Realized using a multi-power technology with state-of-the-art VLSI CMOS lithography, the ST7570 is based on dual digital core architecture (a PHY processor engine and a protocol controller core) to guarantee outstanding communication performance with a high level of flexibility and programmability.

The on-chip analog front end, featuring analog to digital and digital to analog conversion and automatic gain control, plus the integrated power amplifier delivering up to 1Arms output current, makes the ST7570 the first complete system-on-chip for power line communication.

Line coupling network design is also simplified, leading to a very low cost BOM. Safe and performing operations are guaranteed while keeping power consumption and distortion levels very low, thus making ST7570 an ideal platform for the most stringent application requirements and regulatory standards compliance.



Figure 1. Block diagram

Pin connection ST7570

# 2 Pin connection

Figure 2. Pin out top view



ST7570 Pin connection

# 2.1 Pin description

Table 2. Pin description

| Table | able 2. Pin description |                |             |          |                                                                                                       |  |  |  |  |
|-------|-------------------------|----------------|-------------|----------|-------------------------------------------------------------------------------------------------------|--|--|--|--|
| Pin   | Name                    | Туре           | Reset state | Pull-up  | Description                                                                                           |  |  |  |  |
| 1     | TXD                     | Digital output | High Z      | Disabled | UART data out<br>External pull-up to VDDIO required                                                   |  |  |  |  |
| 2     | RXD                     | Digital input  | High Z      | Disabled | UART data in                                                                                          |  |  |  |  |
| 3     | VDDIO                   | Power          | -           | -        | 3.3 V – 5 V I/O supply                                                                                |  |  |  |  |
| 4     | TRSTN                   | Digital input  | Input       | Enabled  | System JTAG interface reset (active low)                                                              |  |  |  |  |
| 5     | TMS                     | Digital input  | Input       | Enabled  | System JTAG interface mode select                                                                     |  |  |  |  |
| 6     | GND                     | Power          | -           | -        | Digital ground                                                                                        |  |  |  |  |
| 7     | TCK                     | Digital input  | High Z      | Disabled | System JTAG interface clock. External pull-up to VDDIO required                                       |  |  |  |  |
| 8     | TDO                     | Digital output | High Z      | Disabled | System JTAG interface data out                                                                        |  |  |  |  |
| 9     | TDI                     | Digital input  | Input       | Enabled  | System JTAG interface data in                                                                         |  |  |  |  |
| 10    | RESETN                  | Digital input  | Input       | Disabled | System reset (active low)                                                                             |  |  |  |  |
| 11    | VDD                     | Power          | -           | -        | 1.8 V digital supply                                                                                  |  |  |  |  |
| 12    | XIN                     | Analog         | -           | -        | Crystal oscillator input / external clock input                                                       |  |  |  |  |
| 13    | XOUT                    | Analog         | -           | -        | Crystal oscillator output<br>(if external clock supplied on XIN, XOUT must be<br>left floating)       |  |  |  |  |
| 14    | GND                     | Power          | -           | -        | Digital ground                                                                                        |  |  |  |  |
| 15    | VSSA                    | Power          | -           | -        | Analog ground                                                                                         |  |  |  |  |
| 16    | VDD_PLL                 | Power          | -           | -        | 1.8 V PLL supply voltage (connect to VDD)                                                             |  |  |  |  |
| 17    | VCCA                    | Power          | -           | -        | 5 V analog supply / internal regulator output<br>Externally accessible for filtering purposes only    |  |  |  |  |
| 18    | ZC_IN_A                 | Analog input   | -           | -        | Analog zero-crossing input                                                                            |  |  |  |  |
| 19    | RX_IN                   | Analog input   | -           | -        | Reception analog input                                                                                |  |  |  |  |
| 20    | TX_OUT                  | Analog output  | -           | -        | Transmission analog output                                                                            |  |  |  |  |
| 21    | PA_IN+                  | Analog input   | -           | -        | Power amplifier Non-inverting input                                                                   |  |  |  |  |
| 22    | PA_IN-                  | Analog input   | -           | -        | Power amplifier Inverting input                                                                       |  |  |  |  |
| 23    | CL                      | Analog input   | -           | -        | Current limit sense input                                                                             |  |  |  |  |
| 24    | VCC                     | Power          | -           | -        | Power supply                                                                                          |  |  |  |  |
| 25    | VSS                     | Power          | -           | -        | Power ground                                                                                          |  |  |  |  |
| 26    | PA_OUT                  | Analog output  | -           | -        | Power amplifier output                                                                                |  |  |  |  |
| 27    | VDD_REG_1V8             | Power          | -           | -        | 1.8 V digital supply / internal regulator output<br>Externally accessible for filtering purposes only |  |  |  |  |

Pin connection ST7570

Table 2. Pin description (continued)

| Pin | Name                  | Туре           | Reset state | Pull-up  | Description                                                                                                                                                    |
|-----|-----------------------|----------------|-------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 28  | VDDIO                 | Power          | -           | -        | 3.3 V – 5 V I/O supply                                                                                                                                         |
| 29  | NC                    | -              | -           | -        | Not used, leave floating                                                                                                                                       |
| 30  | NC                    | -              | -           | -        | Not used, leave floating                                                                                                                                       |
| 31  | RESERVED6             | -              | -           | -        | Pull up to VDDIO                                                                                                                                               |
| 32  | NC                    | -              | -           | -        | Not used, leave floating                                                                                                                                       |
| 33  | GND                   | Power          | -           | -        | Digital ground                                                                                                                                                 |
| 34  | VDDIO                 | Power          | -           | -        | 3.3 V – 5 V I/O supply                                                                                                                                         |
| 35  | VSSA                  | Power          | -           | -        | Analog ground                                                                                                                                                  |
| 36  | PRESLOT<br>/ZC/TS/BIT | Digital output | High Z      | Disabled | Slot synchronization (PRESLOT), zero-crossing (ZC), timeslot (TS) and bit synchronization (BIT).  If this signals are not used, this pin can be left floating. |
| 37  | ZC_IN_D               | Digital input  | High Z      | Disabled | Digital zero-crossing input. Pull up to VDDIO if not used                                                                                                      |
| 38  | T_REQ                 | Digital input  | High Z      | Disabled | UART communication control line                                                                                                                                |
| 39  | BR1                   | Digital input  | High Z      | Disabled | UART baud rate selection                                                                                                                                       |
| 40  | BR0                   | Digital input  | High Z      | Disabled | (sampled after each reset event) see <i>Table 3</i>                                                                                                            |
| 41  | RESERVED0             | -              | -           | -        | Connect to GND                                                                                                                                                 |
| 42  | RESERVED1             | -              | -           | -        | Pull up to VDDIO                                                                                                                                               |
| 43  | RESERVED2             | -              | -           | -        | Pull up to VDDIO                                                                                                                                               |
| 44  | RESERVED3             | -              | -           | -        | Pull up to VDDIO                                                                                                                                               |
| 45  | GND                   | Power          | -           | -        | Digital ground                                                                                                                                                 |
| 46  | VDD                   | Power          | -           | -        | 1.8 V digital supply                                                                                                                                           |
| 47  | RESERVED4             | -              | -           | -        | Connect to VDDIO                                                                                                                                               |
| 48  | RESERVED5             | -              | -           | -        | Pull up to VDDIO                                                                                                                                               |

Table 3. UART baud rate selection

| BR1 | BR0 | Baud rate |
|-----|-----|-----------|
| 0   | 0   | 9600      |
| 0   | 1   | 19200     |
| 1   | 0   | 38400     |
| 1   | 1   | 57600     |

ST7570 Maximum ratings

# 3 Maximum ratings

# 3.1 Absolute maximum ratings

Figure 3. Absolute maximum ratings

| Cumbal           | Dovementor                                                                                                                       | Val         | Value     |        |  |  |
|------------------|----------------------------------------------------------------------------------------------------------------------------------|-------------|-----------|--------|--|--|
| Symbol           | Parameter                                                                                                                        | Min         | Max       | Unit   |  |  |
| VCC              | Power supply voltage                                                                                                             | -0.3        | 20        | V      |  |  |
| VSSA-GND         | Voltage between VSSA and GND                                                                                                     | -0.3        | 0.3       | V      |  |  |
| VDDIO            | I/O supply voltage                                                                                                               | -0.3        | 5.5       | V      |  |  |
| VI               | Digital input voltage                                                                                                            | GND-0.3     | VDDIO+0.3 | V      |  |  |
| VO               | Digital output voltage                                                                                                           | GND-0.3     | VDDIO+0.3 | V      |  |  |
| V(PA_IN)         | PA inputs voltage range                                                                                                          | VSS-0.3     | VCC+0.3   | V      |  |  |
| V(PA_OUT)        | PA_OUT voltage range                                                                                                             | VSS-0.3     | VCC+0.3   | V      |  |  |
| V(RX_IN)         | RX_IN voltage range                                                                                                              | -(VCCA+0.3) | VCC+0.3   | V      |  |  |
| V(ZC_IN_A)       | ZC_IN_A voltage range                                                                                                            | -(VCCA+0.3) | VCCA+0.3  | V      |  |  |
| V(TX_OUT,<br>CL) | TX_OUT, CL voltage range                                                                                                         | VSSA-0.3    | VCCA+0.3  | V      |  |  |
| V(XIN)           | XIN voltage range                                                                                                                | GND-0.3     | VDDIO+0.3 | V      |  |  |
| I(PA_OUT)        | Power amplifier output non-repetitive peak current                                                                               |             | 5         | A peak |  |  |
| I(PA_OUT)        | Power amplifier output non-repetitive rms current                                                                                |             | 1.4       | A rms  |  |  |
| T <sub>amb</sub> | Operating ambient temperature                                                                                                    | -40         | 85        | °C     |  |  |
| T <sub>stg</sub> | Storage temperature                                                                                                              | -50         | 150       | °C     |  |  |
| V(ESD)           | Maximum withstanding voltage range Test condition: CDF-AEC-Q100-002 "Human Body Model" Acceptance criteria: "Normal Performance" | -2          | +2        | kV     |  |  |

### 3.2 Thermal data

Table 4. Thermal characteristics

| Symbol             | Parameter                                                    | Value | Unit |
|--------------------|--------------------------------------------------------------|-------|------|
| R <sub>thJA1</sub> | Maximum thermal resistance junction-ambient steady state (1) | 50    | °C/W |
| R <sub>thJA2</sub> | Maximum thermal resistance junction-ambient steady state (2) | 42    | °C/W |

<sup>1.</sup> Mounted on a 2-side + vias PCB with a ground dissipating area on the bottom side.

<sup>2.</sup> Same conditions as in Note 1, with maximum transmission duration limited to 100 s.

# 4 Electrical characteristics

 $\rm T_A$  = -40 to +85°C,  $\rm T_J < 125^{\circ}C, \, \rm V_{CC}$  = 18 V unless otherwise specified.

 Table 5.
 Electrical characteristics

| Symbol          | Parameter                                   | Note                        | Min.               | Тур.     | Max. | Unit |
|-----------------|---------------------------------------------|-----------------------------|--------------------|----------|------|------|
| Power supply    |                                             |                             |                    | •        |      | •    |
| VCC             | Power supply voltage                        |                             | 8                  | 13       | 18   | V    |
| I(VCC) RX       | Power supply current - Rx mode              | VCCA externally supplied    |                    | 0.35     | 0.5  | mA   |
| I(VCC) TX       | Power supply current - Tx mode, no load     | VCCA externally supplied    |                    | 22       | 30   | mA   |
| VCC UVLO_TL     | VCC under voltage lock out low threshold    |                             | 6.1                | 6.5      | 6.95 | V    |
| VCC UVLO_TH     | VCC under voltage lock out high threshold   |                             | 6.8                | 7.2      | 7.5  | V    |
| VCC UVLO_HYST   | VCC under voltage lock out hysteresis       |                             | 250 <sup>(1)</sup> | 700      |      | mV   |
| I(VCCA) RX      | Analog supply current - Rx mode             |                             |                    | 5        | 6    | mA   |
| I(VCCA) TX      | Analog supply current - Tx mode             | V(TX_OUT) =5 V p-p, No load |                    | 8        | 10   | mA   |
| I(VDD)          | Digital core supply current                 |                             |                    | 35       |      | mA   |
| I(VDD) RESET    | Digital core supply current in RESET state  |                             |                    | 8        |      | mA   |
| VDD_PLL         | PLL supply voltage                          |                             |                    | VDD      |      | V    |
| I(VDD_PLL)      | PLL supply current                          |                             |                    | 0.4      |      | mA   |
| VDDIO           | Digital I/O supply voltage                  | Externally supplied         | -10%               | 3.3 or 5 | +10% | V    |
| VDDIO UVLO_TL   | VDDIO under voltage lock out low threshold  |                             | 2.25               | 2.4      | 2.6  | V    |
| VDDIO UVLO_TH   | VDDIO under voltage lock out high threshold |                             | 2.45               | 2.65     | 2.8  | V    |
| VDDIO UVLO_HYST | VDDIO under voltage lock out hysteresis     |                             |                    | 250      |      | mV   |





 Table 5.
 Electrical characteristics (continued)

| Symbol                 | Parameter                                        | Note                                                        | Min. | Тур.  | Max. | Unit   |  |  |  |  |
|------------------------|--------------------------------------------------|-------------------------------------------------------------|------|-------|------|--------|--|--|--|--|
|                        | Analog front end                                 |                                                             |      |       |      |        |  |  |  |  |
| Power amplifier        |                                                  |                                                             |      |       |      |        |  |  |  |  |
| V(PA_OUT) BIAS         | Power amplifier output bias voltage - Rx mode    |                                                             |      | VCC/2 |      | V      |  |  |  |  |
| GBWP                   | Power amplifier gain-bandwidth product           |                                                             | 100  |       |      | MHz    |  |  |  |  |
| I(PA_OUT) MAX          | Power amplifier maximum output current           |                                                             |      |       | 1000 | mA rms |  |  |  |  |
| V(PA_OUT) TOL          | Power amplifier output tolerance (2)             | VCC 10 V V/DA OUT\ 7 V                                      | -3%  |       | +3%  |        |  |  |  |  |
| V(PA_OUT) HD2          | Power amplifier output 2nd harmonic distortion   | VCC=13 V, V(PA_OUT) = 7 V<br>p-p (typ), V(PA_OUT) BIAS =    |      | -71   |      | dBc    |  |  |  |  |
| V(PA_OUT) HD3          | Power amplifier output 3rd harmonic distortion   | VCC/2, $R_{LOAD}$ =50 $\Omega$ -<br>See <i>Figure 3</i>     |      | -68   |      | dBc    |  |  |  |  |
| V(PA_OUT) THD          | Power amplifier output total harmonic distortion |                                                             |      | 0.1   |      | %      |  |  |  |  |
| V(PA_OUT) HD2          | Power amplifier output 2nd harmonic distortion   | VCC=18 V, V(PA_OUT) = 14 V                                  |      | -70   |      | dBc    |  |  |  |  |
| V(PA_OUT) HD3          | Power amplifier output 3rd harmonic distortion   | p-p (typ), V(PA_OUT) BIAS = $VCC/2$ , $R_{LOAD}=50\Omega$ - |      | -60   |      | dBc    |  |  |  |  |
| V(PA_OUT) THD          | Power amplifier output total harmonic distortion | See Figure 3                                                |      | 0.2   |      | %      |  |  |  |  |
| C/DA INI)              | Downer amplifier input consistence               | PA_IN+ vs. VSS (3)                                          |      | 10    |      | pF     |  |  |  |  |
| C(PA_IN)               | Power amplifier input capacitance                | PA_IN- vs. VSS (3)                                          |      | 10    |      | pF     |  |  |  |  |
|                        |                                                  | 50 Hz                                                       |      | 100   |      | dB     |  |  |  |  |
| PSRR Power supply reje | Power supply rejection ratio                     | 1 kHz                                                       |      | 93    |      | dB     |  |  |  |  |
|                        |                                                  | 100 kHz                                                     |      | 70    |      | dB     |  |  |  |  |
| CL_TH                  | Current sense high threshold on CL pin           |                                                             |      | 2.35  |      | V      |  |  |  |  |
| CL_RATIO               | Ratio between PA_OUT and CL output current.      |                                                             |      | 80    |      |        |  |  |  |  |

 Table 5.
 Electrical characteristics (continued)

| Symbol         | Parameter                                    | Note                                                                   | Min.  | Тур.     | Max.  | Unit     |
|----------------|----------------------------------------------|------------------------------------------------------------------------|-------|----------|-------|----------|
| Transmitter    |                                              |                                                                        |       |          |       | •        |
| V(TX_OUT) BIAS | Transmitter output bias voltage - Rx mode    |                                                                        |       | VCCA/2   |       | V        |
| V(TX_OUT) MAX  | Transmitter output maximum voltage swing     | TX_GAIN = 31, No load                                                  | 4.8   | 4.95     | VCCA  | V p-p    |
| TX_GAIN        | Transmitter output digital gain range        |                                                                        | 0     |          | 31    |          |
| TX_GAIN TOL    | Transmitter output digital gain tolerance    |                                                                        | -0.35 |          | 0.35  | dB       |
| R(TX_OUT)      | Transmitter output resistance                |                                                                        |       | 1        |       | kΩ       |
| V(TX_OUT) HD2  | Transmitter output 2nd harmonic distortion   |                                                                        |       | -67      |       | dBc      |
| V(TX_OUT) HD3  | Transmitter output 3rd harmonic distortion   | V(TX_OUT) = V(TX_OUT)  MAX, no load                                    |       | -70      |       | dBc      |
| V(TX_OUT) THD  | Transmitter output Total harmonic distortion | N// No load                                                            |       | 0.1      |       | %        |
| Receiver       | •                                            |                                                                        |       |          |       | 1        |
| V(RX_IN) MAX   | Receiver input maximum voltage               | VCC = 18 V                                                             |       | 16       |       | V p-p    |
| V(RX_IN) BIAS  | Receiver input bias voltage                  |                                                                        |       | 2.5      |       | V        |
| Z(RX_IN)       | Receiver input Impedance                     |                                                                        |       | 10       |       | kΩ       |
| V(RX_IN) MIN   | Receiver input sensitivity                   | Bit rate = 1200 bps @ 50 Hz,<br>BER = 10-3, SNR = 20 dB <sup>(3)</sup> |       | 45       |       | dBµV rms |
| PGA_MIN        | PGA minimum gain                             |                                                                        |       | -18      |       | dB       |
| PGA_MAX        | PGA maximum gain                             |                                                                        |       | 30       |       | dB       |
| Oscillator     |                                              |                                                                        |       | <u> </u> |       | 1        |
| V(XIN)         | Oscillator input voltage swing               | Clock frequency supplied externally                                    |       | 1.8      | VDDIO | V p-p    |
| V(XIN) TH      | Oscillator input voltage threshold           |                                                                        | 0.8   | 0.9      | 1     | V        |
| f(XIN)         | Crystal oscillator frequency                 |                                                                        |       | 8        |       | MHz      |
| f(XIN) TOL     | External quartz crystal frequency tolerance  |                                                                        | -150  |          | +150  | ppm      |
| ESR            | External quartz crystal ESR value            |                                                                        |       |          | 100   | Ω        |
| C <sub>L</sub> | External quartz crystal load capacitance     |                                                                        |       | 16       | 20    | pF       |





Table 5. Electrical characteristics (continued)

| Symbol                          | Parameter                                    | Note            | Min.       | Тур. | Max.       | Unit  |
|---------------------------------|----------------------------------------------|-----------------|------------|------|------------|-------|
| f <sub>CLK</sub> _AFE           | Internal frequency of the analog front end   |                 |            | 8    |            | MHz   |
| f <sub>CLK</sub> _PROT_ctrl     | Internal frequency of the protocol Ctrl core |                 |            | 28   |            | MHz   |
| f <sub>CLK</sub> _PHY_processor | Internal frequency of the PHY processor core |                 |            | 56   |            | MHz   |
| Temperature sensor              |                                              |                 |            |      |            |       |
| T_TH <sub>1</sub>               | Temperature threshold 1                      | (3)             | 63         | 70   | 77         | °C    |
| T_TH <sub>2</sub>               | Temperature threshold 2                      | (3)             | 90         | 100  | 110        | °C    |
| T_TH <sub>3</sub>               | Temperature threshold 3                      | (3)             | 112        | 125  | 138        | °C    |
| T_TH <sub>4</sub>               | Temperature threshold 4                      | (3)             | 153        | 170  | 187        | °C    |
| Zero crossing compa             | arator                                       |                 |            |      |            |       |
| V(ZC_IN_A) MAX                  | Zero crossing analog input voltage range     |                 |            |      | 10         | V p-p |
| V(ZC_IN_A) TL                   | Zero crossing analog input low threshold     |                 | -44        | -32  | -17        | mV    |
| V(ZC_IN_A) TH                   | Zero crossing analog input high threshold    |                 | 26         | 41   | 56         | mV    |
| V(ZC_IN_A) HYST                 | Zero crossing analog input hysteresis        |                 |            | 73   |            | mV    |
| ZC_IN_D d.c.                    | Zero crossing digital input duty cycle       |                 |            | 50   |            | %     |
|                                 |                                              | Digital section |            |      |            |       |
| Digital I/O                     |                                              |                 |            |      |            |       |
| 5                               |                                              | VDDIO = 3.3 V   |            | 66   |            | kΩ    |
| R <sub>PULL-UP</sub>            | Internal pull-up resistors                   | VDDIO = 5 V     |            | 41   |            | kΩ    |
| VIH                             | High logic level input voltage               |                 | 0.65*VDDIO |      | VDDIO+0.3  | V     |
| VIL                             | Low logic level input voltage                |                 | -0.3       |      | 0.35*VDDIO | V     |
| VOH                             | High logic level output voltage              | IOH= -4 mA      | VDDIO-0.4  |      |            | V     |
| VOL                             | Low logic level output voltage               | IOL= 4 mA       |            |      | 0.4        | V     |

 Table 5.
 Electrical characteristics (continued)

| Symbol               | Parameter                                        | Note | Min.  | Тур.  | Max.  | Unit |  |  |  |
|----------------------|--------------------------------------------------|------|-------|-------|-------|------|--|--|--|
| JART interface       |                                                  |      |       |       |       |      |  |  |  |
| David note           |                                                  |      | -1.5% | 57600 | +1.5% | BAUD |  |  |  |
|                      |                                                  |      | -1.5% | 38400 | +1.5% | BAUD |  |  |  |
| Baud rate            |                                                  |      | -1.5% | 19200 | +1.5% | BAUD |  |  |  |
|                      |                                                  |      | -1.5% | 9600  | +1.5% | BAUD |  |  |  |
| Reset and power on   |                                                  |      |       |       |       |      |  |  |  |
| t <sub>RESETN</sub>  | Minimum valid reset pulse duration               |      |       | 1     |       | μs   |  |  |  |
| t <sub>STARTUP</sub> | Start-up time at power on or after a reset event |      |       | 35    | 60    | ms   |  |  |  |

- 1. Referred to  $T_A = -40 \,^{\circ}\text{C}$
- 2. This parameter does not include the tolerance of external components
- 3. Guaranteed by design



Figure 4. Power amplifier test circuit

# 5 Analog front end (AFE)

### 5.1 Reception path

*Figure 4* shows the block diagram of the ST7570 input receiving path. The main blocks are a wide input range analog programmable gain amplifier (PGA) and the analog to digital converter (ADC).

Figure 5. reception path block diagram



The PGA is controlled by an embedded loop algorithm, adapting the PGA gain to amplify or attenuate the input signal according to the input voltage range for the ADC.

The PGA gain ranges from -18 dB up to 30 dB, with steps of 6 dB (typ.), as described in *Table 5*.

Table 6. PGA gain table

| PGA code | PGA gain (typ) [dB] | RX_IN max range [V p-p] |
|----------|---------------------|-------------------------|
| 0        | -18                 | 16                      |
| 1        | -12                 | 8                       |
| 2        | -6                  | 4                       |
| 3        | 0                   | 2                       |
| 4        | 6                   | 1                       |
| 5        | 12                  | 0.500                   |
| 6        | 18                  | 0.250                   |
| 7        | 24                  | 0.125                   |
| 8        | 30                  | 0.0625                  |

# 5.2 Transmission path

Figure 5 shows the transmission path block diagram. it is mainly based on a digital to analog converter (DAC), capable to generate a linear signal up to its full scale output. A gain control block before the DAC gives the possibility to scale down the output signal to match the desired transmission level.

Figure 6. Transmission path block diagram



The amplitude of the transmitted signal can be set on a 32-step logarithmic scale through the TX\_GAIN parameter, introducing an attenuation ranging from 0 dB (typ.), corresponding to the TX\_OUT full range, down to -31 dB (typ.).

The attenuation set by the TX\_GAIN parameter can be calculated using the formula of Equation 1:

#### Equation 1 Output attenuation A [dB] vs. TX GAIN

$$A[dB] = (TX\_GAIN - 31) + TX\_GAIN_{TOL}$$

### 5.3 Power amplifier

The integrated power amplifier is characterized by very high linearity, required to be compliant with the different international regulations (CENELEC, FCC etc.) limiting the spurious conducted emissions on the mains, and a current capability of 1 A rms that allows the amplifier driving even very low impedance points of the network.

All the pins of the power amplifier are accessible, making it possible to build an active filter network to increase the linearity of the output signal.

### 5.4 Current and voltage control

The power amplifier output current sensing is performed by mirroring a fraction of the output current and making it flow through a resistor  $R_{CL}$  connected between the  $C_L$  pin and VSS. The following relationship can be established between V(CL) and I(PA\_OUT):

#### Equation 2 V(CL) vs. I(PA\_OUT)

$$V(CL) = \frac{R_{CL} \cdot I(PA\_OUT)}{CL\_RATIO}$$

The voltage level V(CL) is compared with the internal threshold CL\_TH. When the V(CL) exceeds the CL\_TH level, the V(TX\_OUT) voltage is decreased by one TX\_GAIN step at a time until V(CL) goes below the CL\_TH threshold.

The current sense circuit is depicted in Figure 6.

Figure 7. PA\_OUT current sense circuit



The R<sub>CL</sub> value to get the desired output current limit I(PA\_OUT)LIM can be calculated according to Equation 3:

#### Equation 3 R<sub>CL</sub> calculation

$$\mathsf{R}_\mathsf{CL} = \frac{\mathsf{CL\_TH}}{\mathsf{I(PA\_OUT)_{LIM}}/\mathsf{CL\_RATIO}}$$

Note that I(PA\_OUT)<sub>LIM</sub> is expressed as peak current, so the corresponding rms current value shall be calculated according to the transmitted signal waveform.

The R<sub>CL</sub> value to get 1 A rms output current limit, calculated with typical values for CL\_TH and CL\_RATIO parameters, is indicated in *Table 7*.

Table 7. CL resistor typical values

| Parameter       | Description                                              | Value | Unit |
|-----------------|----------------------------------------------------------|-------|------|
| R <sub>CL</sub> | Resistor value for I(PA_OUT) MAX = 1 A rms (1.41 A peak) | 133   | Ω    |

### 5.5 Thermal shutdown and temperature control

The ST7570 performs an automatic shutdown of the power amplifier circuitry when the internal temperature exceeds T\_TH<sub>4</sub>. After a thermal shutdown event, the temperature must get below T\_TH<sub>3</sub> before the ST7570 power amplifier comes back to operation.

Moreover, a digital thermometer is embedded to identify the internal temperature among four zones, as indicated in *Table 8*.

Table 8. Temperature zones

| Temperature zone | Temperature value           |
|------------------|-----------------------------|
| 1                | T < T_TH <sub>1</sub>       |
| 2                | $T_TH_1 < T < T_TH_2$       |
| 3                | $T_{-}TH_2 < T < T_{-}TH_3$ |
| 4                | T > T_TH <sub>3</sub>       |

## 5.6 Zero-crossing PLL and delay compensation

In operating mode, ST7570 needs to be synchronized with an external signal period through zero crossing detection.

The user can select among two input pins for the external zero-crossing reference:

- Analog input (ZC\_IN\_A): it requires a bipolar analog input signal which is internally squared through a Schmidt Trigger comparator with symmetrical thresholds;
- Digital input (ZC\_IN\_D): it requires a 50% duty-cycle square-wave digital signal (with two levels).

The desired input can be selected by accessing a dedicated management information base (MIB) object.

The ST7570 embeds a phase-locked loop (PLL) to generate the internal reference based on the external zero-crossing. In case of delay due to external zero crossing coupling circuits (i.e. based on optocouplers) or to improve interoperability, it is possible to introduce compensation through a dedicated MIB object.

Figure 8. Zero crossing detection



Power management ST7570

# 6 Power management

*Figure 9* shows the power supply structure for the ST7570 device. The ST7570 operates from two external supply voltages:

- VCC (8 to 18 V) for the power amplifier and the analog section;
- VDDIO (3.3 or 5 V) for interface lines and digital blocks.

Two internal linear regulators provide the remaining required voltages:

- 5 V analog front end supply: generated from the VCC voltage and connected to the VCCA pin;
- 1.8 V digital core supply: generated from the VDDIO voltage and connected to VDD\_REG\_1V8 (direct regulator output) and VDD pins.

The VDD\_PLL pin, supplying the internal clock PLL, must be externally connected to VDD.

All supply voltages must be properly filtered to their respective ground, using external capacitors close to each supply pin, in accordance to the supply scheme depicted in *Figure 9*.

Note that the internal regulators connected to VDD\_REG\_1V8 and to VCCA are not designed to supply external circuitry; their outputs are externally accessible for filtering purpose only.



Figure 9. Power supply internal scheme

ST7570 Clock management

# 7 Clock management

The main clock source is an 8 MHz crystal connected to the internal oscillator through XIN and XOUT pins. Both XIN and XOUT pins have a 32 pF integrated capacitor, in order to drive a crystal having a load capacitance of 16 pF with no additional components.

Alternatively, an 8 MHz external clock can be directly supplied to XIN pin, leaving XOUT floating.

A PLL internally connected to the output of the oscillator generates the  $f_{CLK\_PHY\_processor}$ , required by the PHY processor block.  $f_{CLK\_PHY\_processor}$  is then divided by two to obtain  $f_{CLK\_PBOT\_ctrl}$ , required by the protocol controller.

#### 8 Functional overview

The ST7570 embeds a full physical (PHY) and a medium access control (MAC) protocol layers and services compliant with the open standard IEC61334-5-1, mainly developed for smart metering applications, but suitable also for other command and control applications and remote load management.

A local port (UART) is available for communication with an external host, exporting all the functions and services required to configure and control the device and its protocol stack.

Below a list of the protocol layers and functions embedded in the ST7570 (Figure 10):

- Physical layer: implemented in the PHY processor and exporting all the primitive functions listed in the international standard document IEC61334-5-1, plus additional services for configuration, alarm management, signal and noise amplitude estimation, phase detection, statistical information;
- MAC layer: implemented on the protocol controller and exporting all the primitive functions listed in the international standard document IEC61334-5-1, plus additional services for configuration.
- Management information base (MIB): an information database with all the data required for proper configuration of the system (at both PHY and MAC layer);
- Host interface: all the services of the PHY, MAC and MIB are exported to an external host through the local UART port.

Functional overview ST7570

ST7570 Local Port (UART) RXD Protocol Controller **HOST Interface** TXD **MIB** T\_REQ External MAC Layer HOST PHY Processor BR0 MIB **PHY Layer** BR1

Figure 10. Functional overview

#### 8.1 References

Additional information regarding the PHY and MAC layers, the MIB and the HOST interface, including a detailed description of all services, extended functionalities and commands can be found in the following documents:

- 1. ST7570 user manual, www.st.com
- 2. International standard CEI-IEC-61334-5-1

AM02510v

ST7570 Physical layer

# 9 Physical layer

The ST7570 embeds a IEC-61334-5-1 PHY layer based on the S-FSK (spread FSK) modulation technique.

# 9.1 S-FSK principles

The S-FSK modulation technique is aimed at strengthening the classical FSK by adding higher robustness against narrow-band interferers typical of a spread-spectrum approach. Non-return-to-zero (NRZ) coding is used to map the binary data "0" or "1" to sinusoidal carriers at frequencies  $f_0$  and  $f_1$  (*Figure 11*).

Figure 11. S-FSK waveform (time domain)



The absolute frequency deviation  $If_0$  -  $f_1I$  is at least 10 kHz, in order to reduce the probability that a narrow-band interferer could corrupt both carriers at the same time.

f<sub>0</sub> and f<sub>1</sub> can be set at any value up to 148.5 kHz.

Figure 12. S-FSK waveform (frequency domain)



Physical layer ST7570

# 9.2 Bit timing

The data communication is synchronized to the mains zero-crossing through an internal PLL. The bit time is dynamically adapted in order to have always 24 or 48 bits in each mains cycle, according to the desired configuration (*Figure 13*). The resulting bit-rate is thus dependent on the instantaneous mains frequency. With a nominal frequency of 50 Hz, the resulting bit-rate is 1200 bps in the case of 24 bit/mains cycle, while 2400 bps in the case of 48 bit/mains cycle.

Figure 13. Bit timing



ST7570 Physical layer

### 9.3 Frame structure at physical level

The frame at physical level is compliant with the IEC61334-5-1 and is composed of 45 bytes (360 bits) as follows:

- 2 byte preamble (PRE) (AAAAh);
- 2 byte start subframe delimiter (SSD) (54C7h);
- 38 byte physical service data unit (P\_sdu);
- 3 byte for pause or alarm;

The bytes are sent from the most significant byte (MSB) to the least significant byte (LSB). Bits within the byte are packed with the same order.

Figure 14. Physical frame format



# 9.4 Frame timing and time-slot synchronization

IEC61334-5-1 protocol specifies a master-slave network with time-division medium access: in order to properly communicate, all the nodes belonging to a network must share the same "slot synchronization".

The time division is fixed through the use of time-slot, corresponding to a physical frame length consisting of

45 bytes (i.e. 360 bits) with a total duration equal to:

- 15 mains cycles, at the 1200 bps operating speed (at 50 Hz);
- 7.5 mains cycles, at the 2400 bps operating speed (at 50 Hz).

The slot synchronization is first achieved by the master (i.e. ST7570 modem in 'Client' mode) setting the time-slot starting at the mains zero-crossing instant. The frames transmitted by the master will enable the slot synchronization of all other slave nodes (i.e. ST7570 working in 'Server' mode): the reception of the sequence composed by PRE and SSD will allow all the 'Server' modems to align their time-slots to the Client's time-slot.

# 10 Package mechanical data

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: <a href="https://www.st.com">www.st.com</a>. ECOPACK<sup>®</sup> is an ST trademark.

The ST7570 is hosted in a 48 pin thermally enhanced very thin fine pitch quad flat package no lead (VFQFPN) with exposed pad, which allows the device dissipating the heat that is generated by the operation of the two linear regulators and the power amplifier.

A mechanical drawing of the VFQFPN48 package is included in Figure 15.

Table 9. VFQFPN48 (7 x 7 x 1.0 mm) package mechanical data

| Dim. | (mm) |      |      |
|------|------|------|------|
|      | Min. | Тур. | Max. |
| А    | 0.80 | 0.90 | 1.00 |
| A1   |      | 0.02 | 0.05 |
| A2   |      | 0.65 | 1.00 |
| A3   |      | 0.25 |      |
| b    | 0.18 | 0.23 | 0.30 |
| D    | 6.85 | 7.00 | 7.15 |
| D2   | 4.95 | 5.10 | 5.25 |
| E    | 6.85 | 7.00 | 7.15 |
| E2   | 4.95 | 5.10 | 5.25 |
| е    | 0.45 | 0.50 | 0.55 |
| L    | 0.30 | 0.40 | 0.50 |
| ddd  |      | 0.08 |      |



Figure 15. VFQFPN48 (7 x 7 x 1.0 mm) package outline

Revision history ST7570

# 11 Revision history

Table 10. Document revision history

| Date        | Revision | Changes          |
|-------------|----------|------------------|
| 27-May-2010 | 1        | Initial release. |

#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2010 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

